Details

Logic Synthesis for Finite State Machines Based on Linear Chains of States


Logic Synthesis for Finite State Machines Based on Linear Chains of States

Foundations, Recent Developments and Challenges
Studies in Systems, Decision and Control, Band 113

von: Alexander Barkalov, Larysa Titarenko, Jacek Bieganowski

96,29 €

Verlag: Springer
Format: PDF
Veröffentl.: 24.06.2017
ISBN/EAN: 9783319598376
Sprache: englisch

Dieses eBook enthält ein Wasserzeichen.

Beschreibungen

<p>This book discusses Moore finite state machines (FSMs) implemented with field programmable gate arrays (FPGAs) including look-up table (LUT) elements and embedded memory blocks (EMBs). To minimize the number of LUTs in FSM logic circuits, the authors propose replacing a state register with a state counter. They also put forward an approach allowing linear chains of states to be created, which simplifies the system of input memory functions and, therefore, decreases the number of LUTs in the resulting FSM circuit. The authors combine this approach with using EMBs to implement the system of output functions (microoperations). This allows a significant decrease in the number of LUTs, as well as eliminating a lot of interconnections in the FSM logic circuit. As a rule, it also reduces the area occupied by the circuit and diminishes the resulting power dissipation.</p><p>This book is an interesting and valuable resource for students and postgraduates in the area of computer science, as well as for designers of digital systems that included complex control units</p><div><br></div>
<p>Introduction.- Finite state machines and field-programmable gate arrays.- Linear chains in FSMs.- Hardware reduction for Moore UFSMs.- Hardware reduction for Mealy UFSMs.- Hardware reduction for Moore NFSMs.- Hardware reduction for Moore XFSMs.</p>
<p>This book discusses Moore finite state machines (FSMs) implemented with field programmable gate arrays (FPGAs) including look-up table (LUT) elements and embedded memory blocks (EMBs). To minimize the number of LUTs in FSM logic circuits, the authors propose replacing a state register with a state counter. They also put forward an approach allowing linear chains of states to be created, which simplifies the system of input memory functions and, therefore, decreases the number of LUTs in the resulting FSM circuit. The authors combine this approach with using EMBs to implement the system of output functions (microoperations). This allows a significant decrease in the number of LUTs, as well as eliminating a lot of interconnections in the FSM logic circuit. As a rule, it also reduces the area occupied by the circuit and diminishes the resulting power dissipation.</p><p>This book is an interesting and valuable resource for students and postgraduates in the area of computer science, as well as for designers of digital systems that included complex control units</p><p><br></p>
Presents original synthesis and optimization methods taking into account the peculiarities of a control algorithm and finite state machine (FSM) model in use Discusses the hardware implementation of control algorithms represented by graph schemes of algorithm Takes into account the peculiarities of an FSM model used for the interpretation of a control algorithm, as well as the features of hardware in use Provides numerous examples showing the design of FSMs using the proposed methods Includes examples illustrated by logic circuits Includes supplementary material: sn.pub/extras

Diese Produkte könnten Sie auch interessieren:

Machining Dynamics
Machining Dynamics
von: Tony L. Schmitz, K. Scott Smith
PDF ebook
139,09 €
Singular Perturbation Theory
Singular Perturbation Theory
von: R.S. Johnson
PDF ebook
149,79 €
Inverse Problems
Inverse Problems
von: Alexander G. Ramm
PDF ebook
149,79 €